Paper Title
Architecture Of Femto Cell And Its Performance Analysis Underload Testing

Abstract
This paper describes about a performance analysis based on load testing and the role of power electronics in the femto cells. The evolution of wireless broadband technology avoids the web surfing of the network and improves the data speed and coverage which can be done by using Femtocells without the need of the expensive cell towers. They are low power consumption of 12V for 3G, 6V for 4G ,5V for 5G and low cost user deployed base station able to provide high service in residential, enterprise and metro cells. In order to maintain the stability of the system, the load testing has been done for the long duration by using various tools. If any failure occurs during testing can be analyzed by taking the pcap using wireshark tool. Under real life load condition, the performance of the system can be determined by using the load testing. The role of power electronics in femto technology has been discussed with the importance of PMIC chip. In this proposed paper the architecture of the femto cells along with the load testing and generation of the report for analyzing the performance has been validated. Keywords- Femtocells- Load testing.